### Random Items

# Timer, Switches, Keypads, Hints, A/D Potentiometer

### Return from Subroutine





### Interrupt Handling

- It is good programming practice to have a "dummy" interrupt handling routine if you are not using interrupts
- If you accidentally enable interrupts, nothing bad happens

### MicroChip PIC16F74 Harvard Architecture



### **Program Memory**

### **Data Memory**



Columbia University Mechanical Engineering Mechatronics & Embedded Microcomputer Control

Hints F. R. Stolfi 4

### Program Memory

org 04h ; interrupt vector goto isrService ; jump to interrupt routine



## Operation of the Precision Potentiometer









$$e_0 = \frac{R}{(5 K - R) + R} (5 V) = \frac{R}{5 K} (5 V)$$



dial of potentiometer 10.0  $\longrightarrow$  0.0

voltage on Port A pin 5.0 V 0.0 V register ADRES value

255

0

Columbia University Mechanical Engineering Mechatronics & Embedded Microcomputer Control

Hints F. R. Stolfi 6

### Potentiometer Examples

When Dial = 10, Output (i.e. input to A/D) is 5.0 V

When Dial = 5, Output (i.e. input to A/D) is 2.5 Volts

When Dial = 0, Output (i.e. input to A/D) is 0.0 Volts

When Dial = 10, ADRESH = 255 Decimal = FF Hex

When Dial = 5, ADRESH = 127 Decimal = 7F Hex

When Dial = 0, ADRESH = 00 Decimal = 00 Hex

Mode 3 (AC Example)

ADRES = 70 Hex = 112 Decimal = 
$$\frac{x}{10.0}$$
 (255)

solving  $\Rightarrow$  x = Dial = 4.4

### Timing Examples

dial = 0.392 
$$\Rightarrow$$
 ADRES =  $\frac{0.392}{10.0}$  (255) = 10 = 0A h = B 00001010  
= 10 Decimal 2.5 seconds

dial = 5.0 
$$\Rightarrow$$
 ADRES =  $\frac{5.0}{10.0}$  (255) = 255 = 80h = B1000 0000  
= 128 Decimal 32 seconds

dial = 7.5 
$$\Rightarrow$$
 ADRES =  $\frac{7.5}{10.0}$  (255) = 192 = C0h = B1100 0000  
= 192 Decimal 48 seconds

### PIC16F747 Schematic

USART can be used to connect to the COM port on a PC



### **USART** Receive Block Diagram

(Universal Synchronous/Asynchronous Receiver-Transmitter)



### **ASCII**

(American Standard Code for Information Interchange)

> least significant nibble

 $s \Rightarrow 01110011$  $h \Rightarrow 01101000$ 

### most significant nibble

| Γ  | LSB/MSB | HEX  | 0     | 1     | 2     | 3   | 4   | 5   | 6   | 7   |
|----|---------|------|-------|-------|-------|-----|-----|-----|-----|-----|
| L  | HEX     | BIN  | 000   | 001   | 010   | 011 | 100 | 101 | 110 | 111 |
| Έ  | 0       | 0000 | (NUL) | (DLE) | Space | 0   | @   | P   | 'p  |     |
|    | 1       | 0001 | (SOH) | (DC1) | !     | 1   | A   | Q   | a   | q   |
|    | 2       | 0010 | (STX) | (DC2) | "     | 2   | В   | R   | b   | r   |
|    | 3       | 0011 | (ETX) | (DC3) | #     | 2   | C   | S   | c   | S   |
| Γ  | 4       | 0100 | (EOT) | (DC4) | S     | 4   | D   | T   | d   | t   |
|    | 5       | 0101 | (ENQ) | (NAK) | %     | 5   | Е   | U   | e   | u   |
|    | 6       | 0110 | (ACK) | (SYN) | &     | 6   | F   | V   | f   | v   |
|    | 7       | 0111 | (BEL) | (ETB) | ,     | 7   | G   | W   | g   | w   |
|    | 8       | 1000 | (BS)  | (CAN) | (     | 8   | Н   | X   | h   | X   |
|    | 9       | 1001 | (HT)  | (EM)  | )     | 9   | I   | Y   | i   | У   |
| Γ  | A       | 1010 | (LF)  | (SUB) | *     | :   | J   | Z   | j   | z   |
|    | В       | 1011 | (VT)  | (ESC) | +     | ;   | K   | [   | k   | {   |
|    | С       | 1100 | (FF)  | (FS)  | ,     | ,   | L   | /   | 1   |     |
|    | D       | 1101 | (CR)  | (GS)  | -     | +   | M   | ]   | m   | }   |
|    | Е       | 1110 | (SO)  | (RS)  |       |     | N   | ^   | n   | ~   |
| .[ | F       | 1111 | (SI)  | (US)  | /     | ?   | О   | _   | o   | DEL |

### Using a "Mask"

Suppose you set up your code so that if you receive an "s" from the PC, you start, and if you receive an "h" from the PC, you stop (halt).

```
ASCII
s \Rightarrow 01110011
h \Rightarrow 01101000
```

```
If zero bit of STATUS = 1 result of XOR was 0
```

"trapped the s"

```
B'01110011'
                               ; move the mask for "s" to W register
movlw
          RCREG,W
                               ; exclusive OR with USART receive register
xorwf
btfsc
          STATUS,z
                               ; check for match
          Start
                               ; goto the start code
goto
                               ; move the mask for "h" to W register
          B'01101000'
movlw
          RCREG.W
xorwf
                               ; exclusive OR with USART receive register
btfsc
          STATUS,z
                               ; check for match
          Stop
                               ; goto the stop code
goto
```

could have also written  $\Rightarrow$  movlw 's'

### Switches

- Since a switch can be either on or off, it can be considered to be a logic element.
- Because of the way that the switch is normally wired in an electronic circuit "on" corresponds to digital "low" & "off" corresponds to digital "high"





#### This wire is connected to the electronic circuit.

When the switch is on (closed) the wire is connected to ground (0 V, logical low). When the switch is off (open) the wire is connected to 5 V (logical high). The resistor limits the current when the switch is closed (so that you do not short your 5 V power supply to ground).

### Aside: Throw & Pole

- "Throw" refers to the motion of the switch.
  - Single throw means that the switch terminals are either open (disconnected) or closed (connected).
  - Double throw means that one set of switch terminals are open while another set is closed. When you "throw the switch", you close the first set of terminals and open the second.
- "Pole" refers to the number of independent connections on the switch.
  - Single pole means that the switch has one set of terminals.
  - Double pole means that the switch has two sets of terminals.
- Switches are typically either Single or Double Throw but can have many poles. You would say something like "single pole double throw" (i.e. you give the number of poles first).

### Single Throw Switches



### **Double Throw Switches**

Single Pole

Double Pole







toggle

pushbutton

### Some Complexity

Single pole single throw pusshbutton or momentary switches can be "normally open" meaning that they close when you throw the switch.

Alternatively, they can be "normally closed" meaning that they open when you throw the switch.

These terms would not apply to a toggle switch since they do not have a spring return.



Double pole switches can be "make before break" meaning that they close the second set of poles before they open the first (requires some mechanical complexity).

Alternatively, they can be "break before make" (the simplest) meaning that they open the first set of poles before they close the second.

Double throw switches can also have a center position that opens both sets of poles. This is called "on-off-on" as opposed to "on-on".



### "2 Way" Switch





White wire is the "neutral" or "return" (0 V).

Green wire is the "ground" (sometimes connected to water pipes).

Single pole double throw switch (on – on) turns light on or off from either side of the room.

Single pole single throw switch turns light on or off.



### Using a Keypad

## **Single Pole - Single Throw Pushbutton**



Top 4 Port bits are outputs

Bottom 4 Port bits are inputs

Alternately bring each pin of top 4 bits hi to determine which switch (which row) is pressed on bottom 4 bits.

## Toggle Keypad

## Single Pole - Single Throw Toggle



Reading the switches directly requires a double pole single throw keypad.

Note that switches have to be pulled up with a resistor tied to 5V (otherwise they "float" when open).

You read which row is lo on top 4 bits & which column is lo on bottom 4 bits.



Columbia University Mechanical Engineering

Mechatronics & Embedded Microcomputer Control

### Using Port B for a Keypad



You can set the pins on Port B to have "weak" pull-ups so that you do not need the external resistors.

### Determine the Function of the Analog / Digital Ports

- For Ports A, B & E you have to determine if the pins are analog or digital and if digital, set the data direction - input or output (analog is only input)
- Determine Analog or Digital using the register

#### ADCON1

If Analog, determine the operation of the A/D using register

#### ADCON0

• If Digital, set the data direction in TRIS registers

PORTA ⇔ TRISA
PORTB ⇔ TRISB
PORTE ⇔ TRISE

### Port A & E

## Port A & E Block Diagram

"Analog Input Mode" value determines if port pin is analog or digital

This is set in ADCON1



## Rotate Assembler instructions divide or multiply a binary number by 2

rotate right  $\Rightarrow$  divide rotate left  $\Rightarrow$  multiply

Both rotate instructions are through the carry bit (in STATUS register)





### Result Depends on the Carry Bit

### rrf Temp, F





|         | R/W-0       | R/W-0                                   | R/W-0           | R-1             | R-1           | R/W-x        | R/W-x        | R/W-x    |          |  |
|---------|-------------|-----------------------------------------|-----------------|-----------------|---------------|--------------|--------------|----------|----------|--|
|         | IRP         | RP1                                     | RP0             | TO              | PD            | Z            | DC           | С        |          |  |
|         | bit 7       |                                         | '               |                 | -             |              |              | bit 0    |          |  |
| bit 7   | _           | ster Bank Sele<br>2, 3 (100h - 1F       |                 | or indirect a   | ddressing)    | - Fo         | r indi       | rect add | dressing |  |
|         |             | ), 1 (00h - FFI                         |                 |                 |               |              |              |          |          |  |
| bit 6-5 | RP1:RP0:    | Register Ban                            | k Select bits ( | used for dir    | ect addressi  | ing)         |              |          |          |  |
|         |             | 3 (180h - 1FF                           | ,               |                 |               |              |              |          |          |  |
|         |             | 2 (100h - 17F                           | ,               |                 |               |              |              |          |          |  |
|         |             | 1 (80h - FFh)<br>0 (00h - 7Fh)          |                 |                 |               |              |              |          |          |  |
|         |             | is 128 bytes                            |                 |                 |               |              |              |          | 1        |  |
| bit 4   | TO: Time-o  | out bit                                 |                 |                 |               |              |              |          |          |  |
|         | •           | ower-up, CLR<br>T time-out occ          |                 | on, or SLEE     | p instruction |              |              | STA      | TUS      |  |
| bit 3   | PD: Power   |                                         | urreu           |                 |               |              | D : 4        |          |          |  |
|         |             | ower-up or by<br>ecution of the         |                 |                 |               |              |              | Reg      | gister   |  |
| bit 2   | z: Zero bit |                                         |                 |                 |               |              |              |          | 1        |  |
|         |             | sult of an arith<br>sult of an arith    | -               | •               |               |              |              |          |          |  |
| bit 1   | DC: Digit o | arry/borrow b                           | it (ADDWF, AD   | DLW, SUBI       | W, SUBWF      | instructions | s)           |          |          |  |
|         | 1 = A carry | y-out from the                          | 4th low orde    | r bit of the re | esult occurre | ed           |              |          |          |  |
|         | o = No car  | ry-out from th                          | e 4th low ord   | er bit of the   | result        |              |              |          |          |  |
| bit 0   | C: Carry/b  | orrow bit (ADI                          | WF, ADDLW       | , SUBLW,        | SUBWF instr   | uctions)     |              |          |          |  |
|         |             | y-out from the                          | -               |                 |               |              |              |          |          |  |
|         | o = No car  | ry-out from th                          | e Most Signif   | icant bit of t  | he result oc  | curred       |              |          |          |  |
|         | Note:       | For borrow, to complement loaded with e | of the secon    | d operand. I    | For rotate (F | RF, RLF)     | instructions | •        |          |  |





Columbia University
Mechanical Engineering

Mechatronics & Embedded Microcomputer Control

### Timer 1

- Similar to the operation of the D flip-flop
- 16 bit timer (has two 8 bit registers)
- Increments from 0000h to FFFFh then rolls over to 0000h
- Source can be a pin or the microcontroller oscillator (incrementing every instruction cycle  $F_{osc}/4$ )
  - pin source  $\Rightarrow$  acts like a counter (synchronous or asynchronous)
  - oscillator source  $\Rightarrow$  acts like a timer
- Can detect when it rolls over (also generates a processor interrupt)
- Can synchronize the pin source with the oscillator
- Can pre-scale the clock signal

### Using Timer 1



Note 1: When the T1OSCEN bit is cleared, the inverter and feedback resistor are turned off. This eliminates power drain.

### Setting Up the Timer – T1CON

| U-0   | U-0 | R/W-0   | R/W-0   | R/W-0   | R/W-0  | R/W-0  | R/W-0  |  |
|-------|-----|---------|---------|---------|--------|--------|--------|--|
| _     | _   | T1CKPS1 | T1CKPS0 | T10SCEN | T1SYNC | TMR1CS | TMR10N |  |
| bit 7 |     |         |         |         |        |        | bit 0  |  |



### Some Numbers

- Suppose you set Timer 1 to increment every 4 instruction cycles (1:4 prescaler)
  - 4 MHz oscillator ⇒ 1 MHz instruction cycle ⇒ 250 kHz timer clock cycle
- Suppose you want a ¼ second clock
  - − 250 kHz clock  $\Rightarrow$  4 µsec period  $\Rightarrow$  62,500 counts
- A 16 bit counter can hold  $2^{16}$  counts  $\Rightarrow$  65,536 counts
- $65,536 62,500 = 3036 \text{ counts} \implies 0BDC \text{ hex}$
- If you load the 2 timer registers (TMR1H & TMR1L) with 0B DC hex Timer 1 will overflow (and set flag) 1/4 second later

### PIR1 Register

| R/W-0                | R/W-0 | R-0  | R-0  | R/W-0 | R/W-0  | R/W-0  | R/W-0  |
|----------------------|-------|------|------|-------|--------|--------|--------|
| PSPIF <sup>(1)</sup> | ADIF  | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF |
| bit 7                |       |      |      |       |        |        | bit 0  |

| bit 7 | PSPIF <sup>(1)</sup> : Parallel Slave Port Read/Write Interrupt Flag bit |
|-------|--------------------------------------------------------------------------|
|-------|--------------------------------------------------------------------------|

1 = A read or a write operation has taken place (must be cleared in software)

0 = No read or write has occurred

bit 6 ADIF: A/D Converter Interrupt Flag bit

1 = An A/D conversion is completed (must be cleared in software)

0 = The A/D conversion is not complete

bit 5 RCIF: USART Receive Interrupt Flag bit

1 = The USART receive buffer is full

0 = The USART receive buffer is empty

bit 4 TXIF: USART Transmit Interrupt Flag bit

1 = The USART transmit buffer is empty

0 = The USART transmit buffer is full

bit 3 SSPIF: Synchronous Serial Port (SSP) Interrupt Flag

1 = The SSP interrupt condition has occurred, and must be cleared in software before returning from the Interrupt Service Routine. The conditions that will set this bit are:

SPI

A transmission/reception has taken place.

I<sup>2</sup>C Slave

A transmission/reception has taken place.

I<sup>2</sup>C Master

A transmission/reception has taken place.

The initiated START condition was completed by the SSP module. The initiated STOP condition was completed by the SSP module. The initiated Restart condition was completed by the SSP module.

The initiated Acknowledge condition was completed by the SSP module.

A START condition occurred while the SSP module was IDLE (multi-master system).

A STOP condition occurred while the SSP module was IDLE (multi-master system).

0 = No SSP interrupt condition has occurred

bit 2 CCP1IF: CCP1 Interrupt Flag bit

Capture mode:

1 = A TMR1 register capture occurred (must be cleared in software)

0 = No TMR1 register capture occurred

Compare mode:

1 = A TMR1 register compare match occurred (must be cleared in software)

0 = No TMR1 register compare match occurred

PWM mode:

Unused in this mode

bit 1 TMR2IF: TMR2 to PR2 Match Interrupt Flag bit

1 = TMR2 to PR2 match occurred (must be cleared in software)

0 = No TMR2 to PR2 match occurred

bit 0 TMR1IF: TMR1 Overflow Interrupt Flag bit

1 = TMR1 register overflowed (must be cleared in software)

0 = TMR1 register did not overflow

Note 1: PSPIF is reserved on 28-pin devices; always maintain this bit clear.

Timer 1 overflow bit

Columbia University Mechanical Engineering Mechatronics & Embedded Microcomputer Control

Hints F. R. Stolfi 35

### Capture / Compare / PWM (CCP) Module

- Capture read a timer whenever a pin changes (or 4 or 16 changes)
- Compare do something when a timer or counter value agrees with the number in a register
  - set or clear a pin
  - set an internal software flag
- PWM (Pulse Width Modulation) output a quasi-analog signal to control something (DC Motor Case Study)
- Two CCP modules which are identical except for the operation of the special event trigger

## CCP Resources

| CCP Mode | Timer Resource |  |  |  |  |
|----------|----------------|--|--|--|--|
| Capture  | Timer1         |  |  |  |  |
| Compare  | Timer1         |  |  |  |  |
| PWM      | Timer2         |  |  |  |  |

| Generic Name | CCP1            | CCP2   | Comment              |  |  |
|--------------|-----------------|--------|----------------------|--|--|
| CCPxCON      | CCPxCON CCP1CON |        | CCP control register |  |  |
| CCPRxH       | CCPR1H          | CCPR2H | CCP High byte        |  |  |
| CCPRxL       | CCPR1L          | CCPR2L | CCP Low byte         |  |  |
| CCPx         | CCP1            | CCP2   | CCP pin              |  |  |

| CCPx Mode | CCPy Mode | Interaction                                                                           |
|-----------|-----------|---------------------------------------------------------------------------------------|
| Capture   | Capture   | Same TMR1 time-base.                                                                  |
| Capture   | Compare   | The compare should be configured for the special event trigger, which clears TMR1.    |
| Compare   | Compare   | The compare(s) should be configured for the special event trigger, which clears TMR1. |
| PWM       | PWM       | The PWMs will have the same frequency, and update rate (TMR2 interrupt).              |
| PWM       | Capture   | None                                                                                  |
| PWM       | Compare   | None                                                                                  |

### Setting Up the Compare – CCP1CON

| U-0   | U-0 | R/W-0 | R/W-0 | R/W-0  | R/W-0  | R/W-0  | R/W-0  |
|-------|-----|-------|-------|--------|--------|--------|--------|
| _     | _   | CCPxX | CCPxY | CCPxM3 | CCPxM2 | CCPxM1 | CCPxM0 |
| bit 7 |     |       |       | •      |        |        | bit 0  |

bit 7-6 Unimplemented: Read as '0'

bit 5-4 CCPxX:CCPxY: PWM Least Significant bits

Capture mode:

Unused

Compare mode:

Unused

PWM mode:

These bits are the two LSbs of the PWM duty cycle. The eight MSbs are found in CCPRxL.

bit 3-0 CCPxM3:CCPxM0: CCPx Mode Select bits

0000 = Capture/Compare/PWM disabled (resets CCPx module)

0100 = Capture mode, every falling edge

0101 = Capture mode, every rising edge

0110 = Capture mode, every 4th rising edge

0111 = Capture mode, every 16th rising edge

1000 = Compare mode, set output on match (CCPxIF bit is set)

1001 = Compare mode, clear output on match (CCPxIF bit is set)

1010 = Compare mode, generate software interrupt on match (CCPxIF bit is set, CCPx pin is unaffected)

1011 = Compare mode, trigger special event (CCPxIF bit is set, CCPx pin is unaffected); CCP1 clears Timer1; CCP2 clears Timer1 and starts an A/D conversion (if A/D module is enabled)

11xx = PWM mode

Unfortunately pin RC1 is affected





#### Special Event Trigger will:

- clear TMR1H and TMR1L registers
- NOT set interrupt flag bit TMR1F (PIR1<0>)
- (for CCP2 only) set the GO/DONE bit (ADCON0<2>)

| R/W-0                | R/W-0 | R-0  | R-0  | R/W-0 | R/W-0  | R/W-0  | R/W-0  |
|----------------------|-------|------|------|-------|--------|--------|--------|
| PSPIF <sup>(1)</sup> | ADIF  | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF |
| bit 7                |       |      |      |       |        |        | bit 0  |

## Find the Flag PIR1 Register

bit 7 PSPIF<sup>(1)</sup>: Parallel Slave Port Read/Write Interrupt Flag bit

1 = A read or a write operation has taken place (must be cleared in software)

o = No read or write has occurred

bit 6 ADIF: A/D Converter Interrupt Flag bit

1 = An A/D conversion is completed (must be cleared in software)

o = The A/D conversion is not complete

bit 5 RCIF: USART Receive Interrupt Flag bit

1 = The USART receive buffer is full

o = The USART receive buffer is empty

bit 4 TXIF: USART Transmit Interrupt Flag bit

1 = The USART transmit buffer is empty

o = The USART transmit buffer is full

bit 3 SSPIF: Synchronous Serial Port (SSP) Interrupt Flag

1 = The SSP interrupt condition has occurred, and must be cleared in software before returning from the Interrupt Service Routine. The conditions that will set this bit are:

SPI

A transmission/reception has taken place.

I<sup>2</sup>C Slave

A transmission/reception has taken place.

I<sup>2</sup>C Master

A transmission/reception has taken place.

The initiated START condition was completed by the SSP module.

The initiated STOP condition was completed by the SSP module.

The initiated Restart condition was completed by the SSP module.

The initiated Acknowledge condition was completed by the SSP module.

A START condition occurred while the SSP module was IDLE (multi-master system).

A STOP condition occurred while the SSP module was IDLE (multi-master system).

o = No SSP interrupt condition has occurred

bit 2 CCP1IF: CCP1 Interrupt Flag bit

Capture mode:

1 = A TMR1 register capture occurred (must be cleared in software)

o = No TMR1 register capture occurred

Compare mode:

1 = A TMR1 register compare match occurred (must be cleared in software)

o = No TMR1 register compare match occurred

PWM mode:

Unused in this mode

bit 1 TMR2IF: TMR2 to PR2 Match Interrupt Flag bit

1 = TMR2 to PR2 match occurred (must be cleared in software)

o = No TMR2 to PR2 match occurred

bit 0 TMR1IF: TMR1 Overflow Interrupt Flag bit

1 = TMR1 register overflowed (must be cleared in software)

o = TMR1 register did not overflow

Note 1: PSPIF is reserved on 28-pin devices; always maintain this bit clear.

Columbia University
Mechanical Engineering

Mechatronics & Embedded Microcomputer Control

Hints F. R. Stolfi 40

### Power Supply



Voltages on the power supply are relative to this terminal. This is connected to the ground (also called "common") of your circuits.

This terminal is connected to the ground (green wire) of the electrical outlet. For safety with high voltage & power, you often connect a wire between this  $\perp$  terminal and **COM**. In Mudd, the electrical outlet ground is poor and very noisy, so it is recommended that you **do not connect** this terminal to your circuit.

### Ground





On schematics, I will draw ground like this. This typically indicates "signal ground". It means that you should connect that point on the circuit to the common (**COM**) terminal on the power supply.

This symbol typically indicates "power ground". On the power supply, it is physically connected to the round terminal on the outlet. The grounds in Mudd are terrible and you should not connect this power supply terminal to your circuit since it will only produce noise.

### Ground Loops





Columbia University
Mechanical Engineering

Mechatronics & Embedded Microcomputer Control

Hints F. R. Stolfi 44